HUANG Yangyang,CHEN Changming.Low Phase Noise PFD based on ECL Structure[J].Journal of Chengdu University of Information Technology,2022,37(04):401-405.[doi:10.16836/j.cnki.jcuit.2022.04.007]
基于发射极耦合逻辑结构的低相噪鉴频鉴相器设计
- Title:
- Low Phase Noise PFD based on ECL Structure
- 文章编号:
- 2096-1618(2022)04-0401-05
- Keywords:
- PLL; PFD; ECL; 1/f noise; phase noise
- 分类号:
- TN432
- 文献标志码:
- A
- 摘要:
- 在现代通信系统中,具有优异相位噪声的鉴频鉴相器(phase frequency detector,PFD)对锁相环(phase locked loop,PLL)来说至关重要。基于0.18 μm SiGe HBT工艺设计一款超低相噪PFD。为消除鉴相死区对PLL相位噪声的影响,加入复位延时单元。PFD的逻辑电路均采用发射级耦合逻辑(emitter coupled logic,ECL)结构,从而获得-156 dBc/Hz@10 kHz超低相噪特性。在5 V电源电压下,PFD的工作频率可以达到1 GHz,且在复位脉冲宽度为145 ps时鉴相范围拓宽到[-1.56π,1.56π]。
- Abstract:
- Phase frequency detectors(PFD)with excellent phase noise performance are critical for phase lock loops(PLL)in modern communication systems. Based on a 0.18 μm SiGe HBT process,an ultra-low phase noise PFD is designed and analyzed. In order to eliminate the influence of the phase-detection dead region on the PLL phase noise,a reset delay unit is added in this schematic. Owing to all the logic circuits in this PFD utilizing emitter coupled logic(ECL),an excellent ultra-low phase noise of -156 dBc/Hz@10 kHz is obtained. Under the condition of 5 V supply,the operating frequency of the designed PFD can reach 1 GHz,and the phase-detection range is extended to [-1.56π,1.56π] using a reset pulse width of 145 ps.
参考文献/References:
[1] 李森,江金光.低杂散锁相环中鉴频鉴相器与电荷泵的设计[J].微电子学,2016,46(2):228-232.
[2] Liu Fan,Wang Zhigong,Li Zhiqun,et al.Design of improved CMOS phase-frequency detector and charge-pump for phaselocked loop[J].Journal of Semiconductors,2014,35(10):123-129.
[3] He Y,Cui X,Lee C L,et al.An improved fast acquisition PFD with zero blind zone for the PLL application[C].2014 IEEE International Conference on Electron Devices and Solid-State Circuits,2014,1-2.
[4] Zahir Z,Banerjee G.A fast acquisition phase frequency detector for high frequency PLLs[C].2015 IEEE International WIE Conference on Electrical and Computer Engineering(WIECON-ECE),2015:366-369.
[5] Thakore K P,Shah K,Devashrey N M.Design and implementation of low power phase frequency detector for phase lock loop[C].2019 3rd International Conference on Computing Methodologies and Communication(ICCMC),2019:644-647.
[6] Jandhyala S,Tapse S.A power efficient phase frequency detector and low mismatch charge pump in on-chip clock generator[C].2016 IEEE Distributed Computing,VLSI,Electrical Circuits and Robotics(DISCOVER),2016:57-61.
[7] Kuncham S S,Gadiyar M,Sushmitha D K,et al.A Novel Zero Blind Zone Phase Frequency Detector for Fast Acquisition in Phase Locked Loops[C].2018 31st International Conference on VLSI Design and 2018 17th International Conference on Embedded Systems(VLSID),2018:167-170.
[8] Hati M K,Bhattacharyya T K.A PFD and Charge Pump switching circuit to optimize the output phase noise of the PLL in 0.13 μm CMOS[C].2015 International Conference on VLSI Systems,Architecture,Technology and Applications(VLSI-SATA),2015:1-6.
[9] Tsutsumi K,Komaki M,Shimozawa M,et al.Low phase noise Ku-band PLL-IC with 104.5 dBc/Hz at 10 kHz offset using SiGe HBT ECL PFD[C].2009 Asia Pacific Microwave Conference,2009:373-376.
[10] Seif M.Characterization, modeling and comparison of 1/f noise in Si/SiGe:C HBTs issued from three advanced BiCMOS technologies[C].2017 29th International Conference on Microelectronics(ICM),2017:1-4.
[11] Hao S,Hu T,Gu Q J.A CMOS Phase Noise Filter With Passive Delay Line and PD/CP-Based Frequency Discriminator[J].in IEEE Transactions on Microwave Theory and Techniques,2017,65(11):4154-4164.
[12] Kumar H M,Kanti B T.Phase noise analysis of proposed PFD and CP switching circuit and its advantages over various PFD/CP switching circuits in phase-locked loops[J].Integration,2018,60:115-129.
[13] Pradhan N,Jana S K.Design of phase frequency detector with improved output characteristics operating in the range of 1.25 MHz-3.8 GHz[J]. Analog Integrated Circuits and Signal Processing,2021,107(1):1-8.
[14] Nanda U,Acharya D P,Patra S K.Design of an efficient phase frequency detector to reduce blind zone in a PLL[J].Microsystem Technologies,2017,23(3):533-539.
[15] Homayoun A,Razavi B.Analysis of phase noise in phase/frequency detectors[J].in IEEE Transactions on Circuits and Systems I:Regular Papers,2013,60(3):529-539.
备注/Memo
收稿日期:2021-12-20