ZHANG Jun,WANG Duorong,ZHANG Lingyu,et al.Implementation of Digital Channelized Receiver based on ZYNQ[J].Journal of Chengdu University of Information Technology,2023,38(05):521-525.[doi:10.16836/j.cnki.jcuit.2023.05.005]
基于ZYNQ的数字信道化接收机实现
- Title:
- Implementation of Digital Channelized Receiver based on ZYNQ
- 文章编号:
- 2096-1618(2023)05-0521-05
- Keywords:
- time-division multiplexing; polyphase DFT; digital channelized receiver; ZYNQ; CORDIC algorithm
- 分类号:
- TN851
- 文献标志码:
- A
- 摘要:
- 在现代电子战中,针对数字信道化接收机瞬时覆盖宽带大、灵敏度高、动态范围大和多信号并行处理的问题,提出一种基于时分复用的多相DFT的数字信道化结构接收机的方法。该接收机以异构芯片ZYNQ为平台,以高速ADC对中频模拟信号进行采样,利用CORDIC算法提取基于时分复用的数字信道化结构输出的幅度及相位,经过检波脉冲修正后,将组帧数据通过AXI DMA从PL端传输至PS端进行后续处理,在可编程阵列逻辑(FPGA)硬件平台上低耗实现基于时分复用的数字信道化结构的脉冲参数测量和AXI DMA数据传输等功能。经过反复测试表明,基于时分复用的多相DFT的数字信道化接收机,完成了对信号的高速采样,实现接收机的数字信道化处理,减少了78%的硬件乘法器资源,符合设计要求。
- Abstract:
- In modern electronic warfare, to address the issues of wide instantaneous bandwidth, high sensitivity, large dynamic range, and multi-signal parallel processing of digital channelized receivers, a method based on time-division multiplexing and polyphase DFT is proposed in this paper. This receiver is implemented on the heterogeneous chip ZYNQ platform, which samples the IF(Intermediate Frequency)analog signal with high-speed ADC. And the CORDIC algorithm is used to extract the amplitude and phase of the digital channelized structure output based on time-division multiplexing. After the demodulation pulse correction, the frame data is transmitted from the PL side to the PS side through AXI DMA for subsequent processing. The pulse parameter measurement of the digital channelized structure based on time-division multiplexing and AXI DMA data transmission functions are implemented on the programmable logic(FPGA)hardware platform with low power consumption. After repeated testing, it is shown that the digital channelized receiver based on time-division multiplexing and multi-phase DFT completes the high-speed sampling of the signal, achieves the digital channelization processing of the receiver, and reduces 78% of the hardware multiplier resources, which meets the design requirements.
参考文献/References:
[1] 张恒,张迎春.一种动态时分复用方法及FPGA实现[J].无线电工程,2015,45(6):85-87.
[2] Shi J Y,Fang Y,Chi N.Time division multiplexed orbital angular momentum access system[J].Optical Engineering,2016,55(3):036106.
[3] 胡莉,曾高荣,陈红艳.基于时分复用乘法器的FIR数字滤波器的设计[J].西南科技大学学报,2004(2):1-6.
[4] Han W,Ma X,Wang X,et al.Efficient Power Division Multiplexing in MIMO Systems[J].IEEE Transactions on Wireless Communications,2021,21(5):3438-3451.
[5] 齐晓辉,卢丹.基于多相滤波器的高分辨率信道化接收机设计[J].现代雷达,2013,35(1):68-72.
[6] 刘光祖,王建新,徐达龙.数字信道化接收机高效结构的设计与实现[J].系统工程与电子技术,2012,34(2):391-395.
[7] 陈海峰.基于多相滤波器组的多参数雷达信号测量与FPGA实现[D].西安:西安电子科技大学,2011.
[8] Zhang W,Yao Y,Zhao Z,et al.Design and FPGA implementation of a novel efficient FRM-based channelized receiver structure[J].IEEE Access,2019,7:114778-114787.
[9] 力智,胡学龙.高效数字信道化接收机研究[J].信息化研究,2016,42(5):49-52.
[10] 聂慧锋,翟羽佳.一种高效多级信道化数字接收机的设计与实现[J].雷达与对抗,2018,38(3):47-52.
[11] 李超.无线接收机信道数字化的研究与FPGA实现[D].成都:电子科技大学,2018.
[12] 陈涛,岳玮,刘颜琼,等.宽带数字信道化接收机部分信道重构技术[J].哈尔滨工程大学学报,2011,32(12):1610-1616.
[13] 王思航. 基于FPGA的数字信道化接收机设计与实现[D].哈尔滨:哈尔滨工程大学,2018.
[14] 王晓君,陈景昭.基于ZYNQ的接收机平台设计与实现[J].电子器件,2020,43(2):376-379.
[15] 娄立新.基于ZYNQ架构的接收机硬件平台设计[D].哈尔滨:哈尔滨工程大学,2020.
[16] 何宾等. Xilinx FPGA数字信号处理权威指南[M].北京:清华大学出版社,2014.
[17] 孔令甲.基于一种改进的CORDIC算法的FFT芯片设计[J].电子技术与软件工程,2022(7):144-147.
[18] 宋超凡,李鑫宇,简彦澎,等.雷达成像系统中采用CORDIC算法的IQ实时解调与FPGA实现[J].电子测量技术,2020,43(18):136-140.
[19] 高博,周晓乐,耿双利,等.中频数字接收机的优化设计与FPGA实现[J].中国集成电路,2019,28(S1):33-38.
[20] 刘国良.数字信号处理[M].西安:西安电子科技大学出版社,2017.
备注/Memo
收稿日期:2022-10-11
基金项目:四川省科技厅重点研发资助项目(2022YFS0385)